

# True Bipolar Input, Dual 1µs, 14-Bit, 2-Channel SAR ADC

**Preliminary Technical Data** 

**AD7367** 

#### **FEATURES**

Dual 14-bit, 2-channel ADC True Bipolar Analog Inputs Programmable Input Ranges ±10, ±5, 0 to 10 V

Throughput rate: 1 MSPS

Simultaneous conversion with read in 1µs

Specified for Vcc of 5 V±5%

Low current consumption: 5.65 mA max

Wide input bandwidth

14 bits No Missing Codes

On-chip reference: 2.5 V

-40°C to +85°C operation

High speed serial interface

SPI®/QSPI™/MICROWIRE™/DSP compatible

iCMOS™ Process Technology

24-lead TSSOP package

For 12 bit version see AD7366

#### **GENERAL DESCRIPTION**

The AD7367¹ is a dual, 14-bit, high speed, low power, successive approximation ADC that features throughput rates up to 1 MSPS. The device contains two ADCs, each preceded by a 2-channel multiplexer, and a low noise, wide bandwidth track-and-hold amplifier that can handle input frequencies in excess of 10 MHz.

The AD7367 is fabricated on Analog Devices' Industrial CMOS process, *i*CMOS, a technology platform combining the advantages of low and high voltage CMOS, bipolar and high voltage DMOS processes. The process allows the AD7367 to accept high voltage bipolar signals in addition to reducing power consumption and package size.

The AD7367 can accept true bipolar analog input signals in the  $\pm 10$  V range,  $\pm 5$  V range and 0 to 10 V range.

The AD7367 has an on-chip 2.5 V reference that can be overdriven if an external reference is preferred. The AD7367 is available in a 24-lead TSSOP package.

#### **FUNCTIONAL BLOCK DIAGRAM**



**Table 1.Related Products** 

| Device<br>Number | Resolution | Throughput<br>Rate | Number of<br>Channels |
|------------------|------------|--------------------|-----------------------|
| AD7366           | 12-Bit     | 1 MSPS             | Dual, 2-ch            |
| AD7366-5         | 12-Bit     | 500 KSPS           | Dual, 2-ch            |
| AD7367-5         | 14-Bit     | 500 KSPS           | Dual, 2-ch            |

 $^{1}\mbox{Protected}$  by U.S. Patent No. 6,681,332.

 $i\mathsf{CMOS^{TM}}$  Process Technology

For analog systems designers within industrial/instrumentation equipment OEMs who need high performance ICs at higher-voltage levels, iCMOS is a technology platform that enables the development of analog ICs capable of 30V and operating at +/- 15V supplies while allowing dramatic reductions in power consumption and package size, and increased AC and DC performance.

# **AD7367**

# **Preliminary Technical Data**

# **TABLE OF CONTENTS**

| FEATURES                                    | 1  |
|---------------------------------------------|----|
| GENERAL DESCRIPTION                         | 1  |
| FUNCTIONAL BLOCK DIAGRAM                    | 1  |
| Revision History                            | 2  |
| Specifications                              | 3  |
| Timing Specifications                       | 5  |
| Absolute Maximum Ratings                    | 6  |
| ESD Caution                                 | 6  |
| Pin Configuration and Function Descriptions | 7  |
| Terminology                                 | 9  |
| Theory of operation                         | 10 |

| Analog Inputs      | 11 |
|--------------------|----|
| V <sub>DRIVE</sub> | 12 |
| Reference          | 12 |
| Modes of Operation | 12 |
| NORMAL MODE        | 12 |
| Shut-down Mode     | 12 |
| POWER-UP TIMES     | 12 |
| Serial Interface   | 12 |
| Outline Dimensions | 12 |
| Ordering Guide     | 12 |

## **REVISION HISTORY**

4/06—PRA: Initial Version

5/06—PRA changes to PRB: Initial Version

10/06—PRB changes to PRC: Modified Supply specifications

# **SPECIFICATIONS**

 $AV_{CC} = DV_{CC} = 4.75 \text{ V to } 5.25 \text{ V}, V_{DD} = 11.5 \text{ V to } 16.5 \text{ V}, V_{SS} = -11.5 \text{ V to } -16.5 \text{ V}, V_{DRIVE} = 2.7 \text{ V to } 5.25 \text{V}, f_{SAMPLE} = 1 \text{MSPS}, f_{SCLK} = 48 \text{MHz}, V_{REF} = 2.5 \text{ V Internal/External}; T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted}^1.$ 

Table 2.

| Parameter                                    | Min | Тур  | Max   | Unit    | Test Conditions/                                                                         |
|----------------------------------------------|-----|------|-------|---------|------------------------------------------------------------------------------------------|
|                                              |     |      |       |         | Comments                                                                                 |
| DYNAMIC PERFORMANCE                          |     |      |       |         | $f_{IN} = 50 \text{ kHz sine wave;}$                                                     |
| Signal-to-Noise Ratio (SNR) <sup>2</sup>     | TDB | 79   |       | dB      |                                                                                          |
| Signal-to-Noise + Distortion Ratio           | TBD | 78   |       | dB      |                                                                                          |
| (SINAD) <sup>2</sup>                         |     |      |       |         |                                                                                          |
| Total Harmonic Distortion (THD) <sup>2</sup> |     | -85  | TBD   | dB      |                                                                                          |
| Spurious Free Dynamic Range (SFDR) 2         |     | -85  | TBD   | dB      |                                                                                          |
| Intermodulation Distortion (IMD) 2           |     |      |       |         | fa = 49 kHz, fb = 51 kHz                                                                 |
| Second Order Terms                           |     | -91  |       | dB      |                                                                                          |
| Third Order Terms                            |     | -89  |       | dB      |                                                                                          |
| Channel-to-Channel Isolation <sup>2</sup>    |     | -88  |       | dB      |                                                                                          |
| SAMPLE AND HOLD                              |     |      |       |         |                                                                                          |
| Aperture Delay <sup>3</sup>                  |     |      | 10    | ns      |                                                                                          |
| Aperture Jitter <sup>3</sup>                 |     | 40   |       | ps      |                                                                                          |
| Aperture Delay Matching <sup>3</sup>         |     | 100  |       | ps      |                                                                                          |
| Full Power Bandwidth                         |     | 65   |       | MHz     | @ 3 dB, ±10 V range                                                                      |
|                                              |     | 15   |       | MHz     | @ 0.1 dB, ±10 V range                                                                    |
| DC ACCURACY                                  |     |      |       |         |                                                                                          |
| Resolution                                   | 14  |      |       | Bits    |                                                                                          |
| Integral Nonlinearity <sup>2</sup>           |     |      | ±2    | LSB     |                                                                                          |
| Differential Nonlinearity <sup>2</sup>       |     |      | ±0.99 | LSB     | Guaranteed no missed codes to 14 bits                                                    |
| Positive Full Scale Error <sup>2</sup>       |     |      | ±5    | LSB     |                                                                                          |
| Positive Full Scale Error Match <sup>2</sup> |     | ±0.5 |       | LSB     |                                                                                          |
| Zero Code Error <sup>2</sup>                 |     |      | ±1    | LSB     |                                                                                          |
| Zero Code Error Match <sup>2</sup>           |     | ±1   |       | LSB     |                                                                                          |
| Negative Full Scale Error <sup>2</sup>       |     |      | ±5    | LSB     |                                                                                          |
| Negative Full Scale Error Match <sup>2</sup> |     | ±0.5 |       | LSB     |                                                                                          |
| ANALOG INPUT                                 |     |      |       |         |                                                                                          |
| Input Voltage Ranges                         |     |      | ±10   | V       | $V_{DD} = +11.5V \text{ min, } V_{SS} = -11.5V \text{ min, } V_{CC}$<br>= 4.75V to 5.25V |
| (Programmed via RANGE Pins)                  |     |      | ±5    | V       | $V_{DD} = +11.5V \text{ min, } V_{SS} = -11.5V \text{ min, } V_{CC}$<br>= 4.75V to 5.25V |
|                                              |     |      | 0 to  | V       | $V_{DD} = +11.5V \text{ min, } V_{SS} = -11.5V \text{ min, } V_{CC}$                     |
|                                              |     |      | 10V   |         | = 4.75V to 5.25V                                                                         |
|                                              |     |      |       |         | See Table 6.                                                                             |
| DC Leakage Current                           |     | 15   | ±1    | μΑ      | Will be a second                                                                         |
| Input Capacitance                            |     | 12   |       | p       | When in track, ±10 V range                                                               |
|                                              |     | 15   |       | pF<br>- | When in track, ±5 V or 0 to 10 V range                                                   |
|                                              |     | 3    |       | pF      | When in hold                                                                             |
| Input impedance                              |     | 260  |       | ΚΩ      | For ±10V @1 Msps                                                                         |
|                                              |     | 2.3  |       | ΜΩ      | For ±10V @100 Ksps                                                                       |
|                                              |     | 125  |       | ΚΩ      | For ±5 / 0-10V @1 Msps                                                                   |
|                                              |     | 1.1  |       | ΜΩ      | For ±5 / 0-10V @100Ksps                                                                  |

| Parameter                                               | Min                      | Тур | Max   | Unit          | Test Conditions/<br>Comments                             |
|---------------------------------------------------------|--------------------------|-----|-------|---------------|----------------------------------------------------------|
| REFERENCE INPUT/OUTPUT                                  |                          |     |       |               |                                                          |
| Reference Output Voltage⁴                               | 2.5                      |     | 2.5   | V             | ±0.2% max @ 25°C                                         |
| Reference Input Voltage Range                           | +2.5                     |     | 3.0   | V             |                                                          |
| DC Leakage Current                                      |                          |     | ±1    | μΑ            | External reference applied to Pin VREFA/Pin VREFB        |
| Input Capacitance                                       |                          | 25  |       | pF            |                                                          |
| V <sub>REF</sub> A, V <sub>REF</sub> B Output Impedance |                          | 10  |       | Ω             |                                                          |
| Reference Temperature Coefficient                       |                          | 10  | 20    | ppm/°C        |                                                          |
| V <sub>REF</sub> Noise                                  |                          | 20  |       | $\mu V_{RMS}$ |                                                          |
| LOGIC INPUTS                                            |                          |     |       |               |                                                          |
| Input High Voltage, V <sub>INH</sub>                    | 0.7× V <sub>DRIVE</sub>  |     |       | V min         |                                                          |
| Input Low Voltage, V <sub>INL</sub>                     |                          |     | 0.8   | V max         |                                                          |
| Input Current, I <sub>IN</sub>                          |                          |     | ±1    | μA max        | V <sub>IN</sub> = 0 V or V <sub>DRIVE</sub>              |
| Input Capacitance, C <sub>IN</sub> <sup>3</sup>         |                          | 5   |       | pF typ        |                                                          |
| LOGIC OUTPUTS                                           |                          |     |       |               |                                                          |
| Output High Voltage, V <sub>OH</sub>                    | $V_{\text{DRIVE}} - 0.2$ |     |       | V             |                                                          |
| Output Low Voltage, Vol                                 |                          |     | 0.4   | V             |                                                          |
| Floating State Leakage Current                          |                          |     | ±1    | μΑ            |                                                          |
| Floating State Output Capacitance <sup>3</sup>          |                          | 10  |       | рF            |                                                          |
| CONVERSION RATE                                         |                          |     |       |               |                                                          |
| Conversion Time                                         |                          |     | 680   | ns            |                                                          |
| Track/Hold Acquisition Time <sup>3</sup>                |                          |     | 140   | ns            | Full-scale step input;                                   |
| Throughput Rate                                         |                          |     | 1     | MSPS          | For $4.75V \le V_{DRIVE} \le 5.25V$ , $f_{SCLK} = 48MHz$ |
|                                                         |                          | 900 |       | KSPS          | For $2.7V \le V_{DRIVE} < 4.75V$ , $f_{SCLK} = 35MHz$    |
| POWER REQUIREMENTS                                      |                          |     |       |               | Digital I/Ps = 0 V or V <sub>DRIVE</sub>                 |
| $V_{cc}$                                                | 4.75                     |     | 5.25  | V             | See Table 6                                              |
| $V_{DD}$                                                | +11.5                    |     | +16.5 | V             | See Table 6                                              |
| $V_{ss}$                                                | -16.5                    |     | -11.5 | V             | See Table 6                                              |
| V <sub>DRIVE</sub>                                      | 2.7                      |     | 5.25  | V             |                                                          |
| Normal Mode (Static)                                    |                          |     |       |               |                                                          |
| $I_{DD}$                                                |                          |     | 250   | μΑ            | $V_{DD} = +16.5 \text{ V}$                               |
| I <sub>SS</sub>                                         |                          |     | 50    | μΑ            | $V_{SS} = -16.5 \text{ V}$                               |
| lcc                                                     |                          |     | 1.8   | mA            | $V_{CC} = 5.5 \text{ V}$                                 |
| Normal Mode (Operational)                               |                          |     |       |               | $f_s = 1 \text{ MSPS}$                                   |
| $I_{DD}$                                                |                          |     | 925   | μΑ            | $V_{DD} = +16.5 \text{ V}$                               |
| Iss                                                     |                          |     | 725   | μΑ            | $V_{SS} = -16.5 \text{ V}$                               |
| lcc                                                     |                          |     | 4     | mA            | $V_{CC} = 5.25 \text{ V}$ , internal reference enabled   |
| Shut-Down Mode                                          |                          |     |       |               |                                                          |
| $I_{DD}$                                                |                          |     | 1     | μΑ            | $V_{DD} = +16.5 \text{ V}$                               |
| Iss                                                     |                          |     | 1     | μΑ            | $V_{SS} = -16.5 \text{ V}$                               |
| $I_{CC}$                                                |                          |     | 1     | μΑ            | $V_{CC} = 5.25 \text{ V}$                                |
| Power Dissipation                                       |                          |     |       |               |                                                          |
| Normal Mode (Operational)                               |                          |     | 48.23 | mW            | $V_{DD} = +16.5V, V_{SS} = -16.5V, V_{CC} = 5.25V$       |
| Shut-Down                                               |                          |     | 15    | μW            | $V_{DD} = +5V, V_{SS} = -5V, V_{CC} = 5V$                |
| Shut-Down                                               |                          | 1   | 38.25 | μW            | $V_{DD} = +16.5V$ , $V_{SS} = -16.5V$ , $V_{CC} = 5.25$  |

 $<sup>^1</sup>$  Temperature range is  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$   $^2$  See Terminology section.  $^3$  Sample tested during initial release to ensure compliance.  $^4$  Refers to pins  $V_{\text{REF}}A$  or  $V_{\text{REF}}B$ .

## **TIMING SPECIFICATIONS**

 $AV_{CC} = DV_{CC} = 4.75 \text{ V to } 5.25 \text{ V}, V_{DD} = 11.5 \text{V to } 16.5 \text{ V}, V_{SS} = -11.5 \text{V to } -16.5 \text{ V}, V_{DRIVE} = 2.7 \text{ V to } 5.25 \text{V}, T_A = T_{MIN} \text{ to } T_{MAX}, unless = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX} = 11.5 \text{V to } -16.5 \text{ V}, T_{MAX}$ 

Table 3.

| Parameter                   | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> |                                 | Unit                         | Test Conditions / Comments                                                                          |
|-----------------------------|----------------------------------------------|---------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------|
|                             | 2.7V≤V <sub>DRIVE</sub> <4.75V               | 4.75V≤V <sub>DRIVE</sub> ≤5.25V |                              |                                                                                                     |
| tconvert                    | 680                                          | 680                             | ns max                       | Conversion time, Internal clock. CONVST falling edge to BUSY falling edge                           |
| f <sub>SCLK</sub>           | 10                                           | 10                              | kHz min                      | Frequency of serial read clock.                                                                     |
|                             | 35                                           | 48                              | MHz<br>max                   |                                                                                                     |
| <b>t</b> <sub>QUIET</sub>   | 30                                           | 30                              | ns min                       | Minimum quiet time required between end of serial read and start of next conversion                 |
| t <sub>1</sub>              | 10                                           | 10                              | ns min                       | Minimum CONVST Low pulse.                                                                           |
| t <sub>2</sub>              | 5                                            | 5                               | ns min                       | CONVST falling edge to BUSY rising edge.                                                            |
| t <sub>3</sub>              | 0                                            | 0                               | ns min                       | BUSY falling edge to MSB valid once CS is low for t₄ prior to BUSY going Low                        |
| t <sub>4</sub>              | 10                                           | 10                              | ns max                       | Delay from CS falling edge until DOUTA and DOUTB are three-state disabled                           |
| t <sub>5</sub> <sup>2</sup> | 20                                           | 14                              | ns max                       | Data access time after SCLK falling edge                                                            |
| t <sub>6</sub>              | 5                                            | 5                               | ns min                       | SCLK to data valid hold time                                                                        |
| t <sub>7</sub>              | 0.1 t <sub>SCLK</sub>                        | 0.1 t <sub>SCLK</sub>           | ns min                       | SCLK low pulse width                                                                                |
| t <sub>8</sub>              | 0.1 t <sub>SCLK</sub>                        | 0.1 t <sub>SCLK</sub>           | ns min SCLK high pulse width |                                                                                                     |
| <b>t</b> <sub>9</sub>       | 10                                           | 10                              | ns max                       | CS rising edge to DOUTA, DOUTB, high impedance                                                      |
| t <sub>10</sub>             | 5                                            | 5                               | ns min                       | SCLK falling edge to DOUTA, DOUTB, high impedance                                                   |
|                             | 10                                           | 10                              | ns max                       | SCLK falling edge to DOUTA, DOUTB, high impedance                                                   |
| t <sub>POWER-UP</sub>       | 70                                           | 70                              | μs                           | Power up time from shutdown mode. Time required between CONVST rising edge and CONVST falling edge. |

 $<sup>^1</sup>$  Sample tested during initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of 1.6 V. All timing specifications given are with a 25 pF load capacitance. With a load capacitance greater than this value, a digital buffer or latch must be used. See Terminology section and Figure 9.  $^2$  The time required for the output to cross 0.4 V or 2.4 V.

# **ABSOLUTE MAXIMUM RATINGS**

Table 4

| 1 able 4                              |                                                     |
|---------------------------------------|-----------------------------------------------------|
| Parameter                             | Rating                                              |
| V <sub>DD</sub> to AGND, DGND         | −0.3 V to +16.5 V                                   |
| V <sub>SS</sub> to AGND, DGND         | −0.3 V to +16.5 V                                   |
| V <sub>DRIVE</sub> to DGND            | −0.3 V to DV <sub>DD</sub>                          |
| V <sub>DD</sub> to AVcc               | Vcc – 0.3V to +16.5V                                |
| AV <sub>CC</sub> to AGND, DGND        | -0.3V to +7V                                        |
| DV <sub>CC</sub> to AV <sub>CC</sub>  | -0.3 V to + 0.3V                                    |
| DV <sub>CC</sub> to DGND              | -0.3 V to + 7V                                      |
| V <sub>DRIVE</sub> to AGND            | −0.3 V to DV <sub>CC</sub>                          |
| AGND to DGND                          | −0.3 V to +0.3 V                                    |
| Analog Input Voltage to AGND          | $V_{SS} = 0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$ |
| Digital Input Voltage to DGND         | -0.3 V to V <sub>DRIVE</sub> + 0.3 V                |
| Digital Output Voltage to GND         | -0.3 V to V <sub>DRIVE</sub> + 0.3 V                |
| $V_{REF}A$ , $V_{REF}B$ input to AGND | −0.3 V to AV <sub>CC</sub> + 0.3 V                  |
| Input Current to Any Pin              |                                                     |
| Except Supplies <sup>1</sup>          | ±10 mA                                              |
| Operating Temperature Range           | −40°C to +85°C                                      |
| Storage Temperature Range             | −65°C to +150°C                                     |
| Junction Temperature                  | 150°C                                               |
| TSSOP Package                         |                                                     |
| $\theta_{JA}$ Thermal Impedance       | 128°C/W                                             |
| $\theta_{JC}$ Thermal Impedance       | 42°C/W                                              |
| Pb-free Temperature, Soldering        |                                                     |
| Reflow                                | 260(+0)°C                                           |
| ESD                                   | TBD kV                                              |
|                                       | ·                                                   |

<sup>&</sup>lt;sup>1</sup> Transient currents of up to 100 mA will not cause latch up.

## **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2 24-Lead RU-24.

**Table 5. Pin Function Descriptions** 

| Pin No. | Mnemonic                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|---------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 23   | D <sub>OUT</sub> A,<br>D <sub>OUT</sub> B | Serial Data Outputs. The data output is supplied to each pin as a serial data stream. The bits are clocked out on the falling edge of the SCLK input and 14 SCLK cycles are required to access the data. The data simultaneously appears on both pins from the simultaneous conversions of both ADCs. The data stream consists of the 14 bits of conversion data and is provided MSB first. If $\overline{\text{CS}}$ is held low for a further 14 SCLK cycles on either $D_{\text{OUT}}A$ or $D_{\text{OUT}}B$ , the data from the other ADC follows on the $D_{\text{OUT}}$ pin. This allows data from a simultaneous conversion on both ADCs to be gathered in serial format on either $D_{\text{OUT}}A$ or $D_{\text{OUT}}B$ using only one serial port. See the Serial Interface section. |  |
| 2       | V <sub>DRIVE</sub>                        | Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the interface will operate. This pin should be decoupled to DGND. The voltage range on this pin is 2.7V to 5.25V and may be different to that at $AV_{CC}$ and $DV_{CC}$ but should never exceed either by more than 0.3V To achieve a throughput rate of 1Msps $V_{DRIVE}$ must be greater than or equal to 4.75V                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3       | DV <sub>cc</sub>                          | rigital Supply Voltage, 4.75V to 5.25V. The DV $_{CC}$ and AV $_{CC}$ voltages should ideally be at the same potential. For best performance it is recommended that DV $_{CC}$ and AV $_{CC}$ pins be shorted together, to ensure the voltage difference between them never exceed 0.3 V even on a transient basis. This supply should be decoupled to $^{12}$ GND. 10 $\mu$ F and 100 nF decoupling capacitors should be placed on the DV $_{CC}$ pin.                                                                                                                                                                                                                                                                                                                                        |  |
| 4,5     | RANGE0,<br>RANGE1                         | Analog Input Range Selection. Logic inputs. The polarity on these pins determines the input range of the analog input channels. See Analog Inputs section and Table 7 for details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 6       | ADDR                                      | Multiplexer Select. Logic input. This input is used to select the pair of channels to be simultaneously converted, either Channel 1 of both ADC A and ADC B, or Channel 2 of both ADC A and ADCB. The logic state on this pin is latched on the rising edge of BUSY to set up the multiplexer for the <i>next</i> conversion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7,17    | AGND                                      | Analog Ground. Ground reference point for all analog circuitry on the AD7367. All analog input signals and any external reference signal should be referred to this AGND voltage. Both AGND pins should connect to the AGND plane of a system. The AGND and DGND voltages ideally should be at the same potential and must not be more than 0.3 V apart, even on a transient basis.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 8       | AV <sub>CC</sub>                          | Analog Supply Voltage, 4.75 V to 5.25 V. This is the supply voltage for the ADC cores. The AV $_{\rm CC}$ and DV $_{\rm CC}$ voltages ideally should be at the same potential. For best performance it is recommended that DV $_{\rm CC}$ and AV $_{\rm CC}$ pins be shorted together, to ensure the voltage difference between them never exceed 0.3 V even on a transient basis. This supply should be decoupled to AGND. 10 $\mu$ F and 100 nF decoupling capacitors should be placed on the AV $_{\rm CC}$ pins.                                                                                                                                                                                                                                                                           |  |
| 9,16    | D <sub>CAP</sub> A, D <sub>CAP</sub> B    | Decoupling Capacitor Pins. Decoupling capacitors are connected to these pins to decouple the reference buffer for each respective ADC. For best performance it is recommended to use 680nF decoupling capacitor on these pins. Provided the output is buffered, the on-chip reference can be taken from these pins and                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

|       |                                   | applied externally to the rest of a system.                                                                                                                                                                                                                                                                                                                                                                   |
|-------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10    | V <sub>ss</sub>                   | Negative power supply voltage. This is the negative supply voltage for the Analog Input section. The supply must be less than a maximum voltage of -11.5V for all input ranges. See Table 6 for further details. 10 $\mu F$ and 100 nF decoupling capacitors should be placed on the $V_{SS}$ pin.                                                                                                            |
| 11,12 | V <sub>A1</sub> , V <sub>A2</sub> | Analog Inputs of ADC A. These are both single-ended analog inputs. The Analog input range on these channels is determined by the RANGE0 and RANGE1 pins.                                                                                                                                                                                                                                                      |
| 13,14 | V <sub>B2</sub> , V <sub>B1</sub> | Analog Inputs of ADC B. These are both single-ended analog inputs. The Analog input range on these channels is determined by the RANGE0 and RANGE1 pins.                                                                                                                                                                                                                                                      |
| 15    | $V_{DD}$                          | Positive power supply voltage. This is the positive supply voltage for the Analog Input section. The supply must be greater than a minimum voltage of 11.5V for all the analog input ranges. See Table 6 for further details. 10 $\mu$ F and 100 nF decoupling capacitors should be placed on the $V_{DD}$ pin.                                                                                               |
| 18    | REFSEL                            | Internal/External Reference Selection. Logic input. If this pin is tied to a logic high, the on-chip 2.5 V reference is used as the reference source for both ADC A and ADC B. In addition, Pin $D_{CAP}A$ and Pin $D_{CAP}B$ must be tied to decoupling capacitors. If the REF SELECT pin is tied to GND, an external reference can be supplied to the AD7367 through the $D_{CAP}A$ and/or $D_{CAP}B$ pins. |
| 19    | CS                                | Chip Select. Active low logic input. This input frames the serial data transfer. When $\overline{\text{CS}}$ is logic low the output bus is enabled and the conversion result is output on $D_{\text{OUT}}A$ , and $D_{\text{OUT}}B$ .                                                                                                                                                                        |
| 20    | SCLK                              | Serial Clock. Logic input. A serial clock input provides the SCLK for accessing the data from the AD7367.                                                                                                                                                                                                                                                                                                     |
| 21    | CONVST                            | Conversion Start. Edge triggered logic input. On the falling edge of this input the track/hold goes into hold mode and conversion is initiated. If CONVST is low at the end of a conversion, the part goes into power-down mode. In this case, the rising edge of CONVST will instruct the part to power up again.                                                                                            |
| 22    | BUSY                              | BUSY Output. Transitions high when a conversion is started and remains high until the conversion is complete.                                                                                                                                                                                                                                                                                                 |
| 24    | DGND                              | Digital Ground. This is the ground reference point for all digital circuitry on the AD7367. The DGND pin should connect to the DGND plane of a system. The DGND and AGND voltages should ideally be at the same potential and must not be more than 0.3 V apart, even on a transient basis.                                                                                                                   |

# **TERMINOLOGY**

#### **Differential Nonlinearity**

Differential nonlinearity is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### **Integral Nonlinearity**

Integral nonlinearity is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, a single (1) LSB point below the first code transition and full scale, a point 1 LSB above the last code transition.

#### **Zero Code Error**

It is the deviation of the midscale transition (all 1s to all 0s) from the ideal  $V_{\rm IN}$  voltage, i.e., AGND – 1/2 LSB for bipolar ranges and  $2\times V_{\rm REF}$ –1LSB for the unipolar range.

#### **Positive Full Scale Error**

It is the deviation of the last code transition (011...110) to (011...111) from the ideal (  $+4 \times V_{REF}$  - 1 LSB or + 2 x  $V_{REF}$  - 1 LSB) after the Zero Code Error has been adjusted out.

#### **Negative Full Scale Error**

This is the deviation of the first code transition (10...000) to (10...001) from the ideal (i.e., - 4 x  $V_{REF}$  + 1 LSB, - 2 x  $V_{REF}$  + 1 LSB or AGND + 1LSB) after the Zero Code Error has been adjusted out.

#### **Zero Code Error Match**

This is the difference in zero code error across all 12 channels.

#### Positive Full Scale Error Match

This is the difference in positive full scale error across all channels.

#### **Negative Full Scale Error Match**

This is the difference in negative full-scale error across all channels.

## **Track-and-Hold Acquisition Time**

The track-and-hold amplifier returns to track mode at the end of conversion. Track-and-hold acquisition time is the time required for the output of the track-and-hold amplifier to reach its final value, within  $\pm 1/2$  LSB, after the end of conversion.

#### Signal to (Noise + Distortion) Ratio

This ratio is the measured ratio of signal to (noise + distortion) at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency ( $f_s/2$ ), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to (noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by:

Signal to (Noise + Distortion) = (6.02N + 1.76) dB

Thus for a 12-bit converter, this is 74 dB.

#### **Total Harmonic Distortion (THD)**

Total harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. For the AD7367, it is defined as:

$$THD(dB) = 20\log \frac{\sqrt{{V_2}^2 + {V_3}^2 + {V_4}^2 + {V_5}^2 + {V_6}^2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  and  $V_6$  are the rms amplitudes of the second through the sixth harmonics.

#### **Peak Harmonic or Spurious Noise**

Peak harmonic, or spurious noise, is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to  $f_{\rm S}/2$ , excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

#### Channel-to-Channel Isolation

Channel-to-channel isolation is a measure of the level of crosstalk between any two channels when operating in the +/- 10 V Range. It is measured by applying a full-scale, 150 kHz sine wave signal to all unselected input channels and determining how much that signal is attenuated in the selected channel with a 50 kHz signal. The figure given is the worst-case across all four channels for the AD7367. See also Typical Performance Characteristics.

#### **Intermodulation Distortion**

With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum, and difference frequencies of mfa  $\pm$  nfb where m, n = 0, 1, 2, 3, and so on. Intermodulation distortion terms are those for which neither m nor n are equal to zero. For example, the second order terms include (fa + fb) and (fa – fb), while the third order terms include (2fa + fb), (2fa – fb), (fa + 2fb) and (fa – 2fb).

The AD7367 is tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second order terms are usually distanced in frequency from the original sine waves, while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified separately. The calculation of the intermodulation distortion is as per the THD specification, where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals expressed in dBs.

#### **PSRR** (Power Supply Rejection)

Variations in power supply affect the full-scale transition but not the converter's linearity. Power supply rejection is the maximum change in the full-scale transition point due to a change in power supply voltage from the nominal value (see figure x).

#### THEORY OF OPERATION

#### Circuit Information

The AD7367 is a fast, dual, 2-Channel, 14-bit, Bipolar Input, Serial A/D converter. The AD7367 can accept bipolar input ranges of  $\pm 10 V$  and  $\pm 5 V$ . It can also accept a 0 to 10V unipolar input range. The AD7367 requires  $V_{\rm DD}$  and  $V_{SS}$  dual supplies for the high voltage analog input structure. These supplies must be equal to or greater than 11.5 V. See Table 6 for the minimum requirements on these supplies for each Analog Input Range. The AD7367 requires a low voltage 4.75 V to 5.25 V  $V_{\rm CC}$  supply to power the ADC core.

Table 6. Reference and Supply Requirements for each Analog Input Range

| Selected<br>Analog<br>Input<br>Range (V) | Reference<br>Voltage<br>(V) | Full<br>Scale<br>Input<br>Range(V) | AV <sub>cc</sub><br>(V) | Minimum<br>V <sub>DD</sub> /V <sub>SS</sub> (V) |
|------------------------------------------|-----------------------------|------------------------------------|-------------------------|-------------------------------------------------|
| ±10                                      | 2.5                         | ±10                                | 5                       | ±11.5                                           |
| 110                                      | 3.0                         | ±12                                | 5                       | ±12                                             |
| ± 5                                      | 2.5                         | ±5                                 | 5                       | ±11.5                                           |
| <u>.</u> 7                               | 3.0                         | ±6                                 | 5                       | ±11.5                                           |
| 0 to 10                                  | 2.5                         | 0 to 10                            | 5                       | ±11.5                                           |
|                                          | 3.0                         | 0 to 12                            | 5                       | ±12                                             |

The AD7367 contains two on-chip differential track-and-hold amplifiers, two successive approximation A/D converters, and a serial interface with two separate data output pins. It is housed in a 24-lead TSSOP package, offering the user considerable space-saving advantages over alternative solutions. The AD7367 requires a CONVST signal to start conversion. On the falling edge of CONVST both track-and-holds will be placed into hold mode and the conversions are initiated. The BUSY signal will go high to indicate the conversions are taking place. The clock source for each successive approximation ADC is provided by an internal oscillator. The BUSY signal will go low to indicate the end of conversion. On the falling edge of BUSY the track-and-hold will return to track mode. Once the conversion is finished, the serial clock input accesses data from the part.

The AD7367 has an on-chip 2.5 V reference that can be overdriven when an external reference is preferred. If the internal reference is to be used elsewhere in a system, then the output from  $D_{\text{CAP}}A$  &  $D_{\text{CAP}}B$  must first be buffered. On Power

up the REFSEL pin must be tied to either a high or low logic state to select either the internal or external reference option. If the internal reference is the preferred option, the user must tie the REFSEL pin logic high. Alternatively, if REFSEL is tied to GND then an external reference can be supplied to both ADC's through  $D_{\text{CAP}}A\ \&\ D_{\text{CAP}}B$  pins.

The analog inputs are configured as two single ended inputs for each ADC. The various different input voltage ranges can be selected by programming the RANGE bits as shown in Table 7.

The AD7367 also features power-down option to allow power saving between conversions. The power-down feature is implemented via the  $\overline{\text{CONVST}}$  pin as described in the Modes of Operation section.

#### **Converter Operation**

The AD7367 has two successive approximation analog-to-digital converters, each based around two capacitive DACs. Figure 3 and Figure 4 show simplified schematics of one of these ADCs in acquisition and conversion phase, respectively. The ADC is comprised of control logic, a SAR, and two capacitive DACs. In Figure 3 (the acquisition phase), SW2 is closed and SW1 is in Position A, the comparator is held in a balanced condition, and the sampling capacitor arrays acquire the signal on the input.



Figure 3 ADC Acquisition Phase

When the ADC starts a conversion (Figure 4), SW2 opens and SW1 moves to Position B, causing the comparator to become unbalanced. The control logic and the charge redistribution DACs are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the ADC output code.



Figure 4 ADC Conversion Phase

## **ANALOG INPUTS**

Each ADC in the AD7367 has two Single Ended Analog Inputs. Figure 5 shows the equivalent circuit of the analog input structure of the AD7367. The two diodes provide ESD protection. Care must be taken to ensure that the analog input signals never exceed the supply rails by more than 300 mV. This causes these diodes to become forward-biased and starts conducting current into the substrate. These diodes can conduct up to 10 mA without causing irreversible damage to the part. Capacitor C1 in Figure 5 is typically 5 pF and can primarily be attributed to pin capacitance. The resistors are lumped components made up of the on resistance of the switches. The value of these resistors is typically about TBD  $\Omega$ . Capacitor C2 is the ADC's sampling capacitors with a capacitance of approximately TBD pF for the  $\pm 10V$  input range and approximately TBD pF for all other input ranges.



Figure 5 Equivalent Analog Input Structure

The AD7367 can handle true bipolar input voltages. The Analog input can be set to one of three ranges;  $\pm 10$ V,  $\pm 5$ V, 0-10V. The logic levels on pins RANGE0 and RANGE1 determine which input range is selected as outlined in Table 7. These range bits should not be changed during the acquisition time prior to a conversion but may change at any other time.

**Table 7. Analog Input Range Selection** 

| RANGE1 | RANGE0 | Range Selected |
|--------|--------|----------------|
| 0      | 0      | ±10V           |
| 0      | 1      | ±5V            |
| 1      | 0      | 0 to 10V       |
| 1      | 1      | Do not program |

The AD7367 requires  $V_{\rm DD}$  and  $V_{\rm SS}$  dual supplies for the high voltage analog input structures. These supplies must be equal to or greater than  $\pm 11.5 V$ . See Table 6 for the requirements on these supplies. The AD7367 requires a low voltage 4.75V to 5.25 V AV $_{\rm CC}$  supply to power the ADC core, a 4.75V to 5.25V DV $_{\rm CC}$  supply for the Digital Power and a 2.7V to 5.25V  $V_{\rm DRIVE}$  supply for the interface power.

#### Channel selection is made via the ADDR pin as shown in

Table 8. The logic level on the ADDR pin is latched on the rising edge of BUSY for the *next* conversion, not the one in progress. When power is first supplied to the AD7367 the default channel selection will be  $V_{\rm Al}$  and  $V_{\rm Bl}$ .

**Table 8. Channel Selection** 

| ADDR | Channels Selected   |
|------|---------------------|
| 0    | $V_{A1}$ , $V_{B1}$ |
| 1    | $V_{A2}$ , $V_{B2}$ |

#### **Transfer Function**

The AD7367 output coding is two's complement. The designed code transitions occur at successive integer LSB values (i.e. 1 LSB, 2 lSB, and so on). The LSB size is dependant on the analog input range selected.

Table 9 LSB sizes for each Analog Input Range.

| Input Range | Full Scale Range/4096 LSB Size |        |
|-------------|--------------------------------|--------|
| ±10 V       | 20 V/16384                     | 1.22mV |
| ±5 V        | 10 V/16384                     | 0.61mV |
| 0 to 10 V   | 10V/16384                      | 0.61mV |

The ideal transfer characteristic is shown in Figure 6



Figure 6.Transfer Characteristic

## $V_{\text{DRIVE}}$

The AD7367 also has a  $V_{\text{DRIVE}}$  feature to control the voltage at which the serial interface operates.  $V_{\text{DRIVE}}$  allows the ADC to easily interface to both 3 V and 5 V processors. For example, if the AD7367 was operated with a  $V_{\text{CC}}$  of 5 V, the  $V_{\text{DRIVE}}$  pin could be powered from a 3 V supply, allowing a large dynamic range with low voltage digital processors. Thus, the AD7367 could be used with the  $\pm 10$  V input range while still being able to interface to 3 V digital parts.

To achieve the maximum throughput rate of 1Msps  $V_{\text{DRIVE}}$  must be greater than or equal to 4.75V, see table 3. The maximum throughput rate for the AD7367 with the  $V_{\text{DRIVE}}$  voltage set to less than 4.75 and greater than 2.7 is 900 Ksps.

#### REFERENCE

The AD7367 can operate with either the internal 2.5 V on-chip reference or an externally applied reference. The logic state of the REFSEL pin determines whether the internal reference is used. The internal reference is selected for both ADC when the REFSEL pin is tied to logic high. If the REFSEL pin is tied to GND then an external reference can be supplied through the DCAPA and DCAPB pins. On power-up, the REFSEL pin must be

tied to either a low or high logic state for the part to operate. Suitable reference sources for the AD7367 include AD780, AD1582, ADR431, REF193, and ADR391.

The internal reference circuitry consists of a 2.5 V band gap reference and a reference buffer. When operating the AD7367 in internal reference mode, the 2.5 V internal reference is available at  $D_{\text{CAP}}A$  and  $D_{\text{CAP}}B$  pins, which should be decoupled to AGND using a 680nF capacitor. It is recommended that the internal reference be buffered before applying it elsewhere in the system. The internal reference is capable of sourcing up to  $150~\mu A$  with an analog input range of  $\pm 10$  and  $60~\mu A$  for both the  $\pm 5V$  and 0-10V ranges.

If the internal reference operation is required for the ADC conversion, the REFSEL pin must be tied to logic high on power-up. The reference buffer requires 500 µs to power up and charge the 680nF decoupling capacitor during the power-up time.

The AD7367 is specified for a 2.5 V to 3 V reference range. When a 3V reference is selected, the ranges are  $\pm 12$  V,  $\pm 6$  V, and 0 V to +12 V. For these ranges, the  $V_{DD}$  and  $V_{SS}$  supply must be equal to or greater than the +12V &-12V respectively.

# **MODES OF OPERATION**

The mode of operation of the AD7367 is selected by the (logic) state of the CONVST signal at the end of a conversion. There are two possible modes of operation: normal mode and shut-down mode. These modes of operation are designed to provide flexible power management options. These options can be chosen to optimize the power dissipation/throughput rate ratio for differing application requirements.

#### **NORMAL MODE**

This mode is intended for applications needing fast throughput rates since the user does not have to worry about any power-up times with the AD7367 remaining fully powered at all times. Figure 7 shows the general mode of operation of the AD7367 in this mode.

The conversion is initiated on the falling edge of  $\overline{\text{CONVST}}$  as described in the Circuit Information section. To ensure that the part remains fully powered up at all times,  $\overline{\text{CONVST}}$  must be at logic state high prior to the BUSY signal going low. If  $\overline{\text{CONVST}}$  is at logic state low when the BUSY signal goes low, the analogue circuitry will power down and the part will cease converting. The BUSY signal remain high for the duration of the conversion subsequently fourteen serial clock cycles are required to read the conversion result. The D<sub>OUT</sub> lines return to three-state when  $\overline{\text{CS}}$  is brought high and not after 14 SCLK cycles has elapsed. If  $\overline{\text{CS}}$  is left low for a further 14 SCLK cycles,

the result from the other on chip ADC is also accessed on the same  $D_{\text{OUT}}$  line, as shown in Figure 10(see the Serial Interface section)

Once 28 SCLK cycles have elapsed, the  $D_{OUT}$  line returns to three-state when  $\overline{CS}$  is brought high and not on the  $28^{th}$  SCLK falling edge. If  $\overline{CS}$  is brought high prior to this, the  $D_{OUT}$  line returns to three-state at that point. Thus,  $\overline{CS}$  must be brought high once the read is completed, as the bus does not automatically return to three-state upon completion of the dual result read.

Once a data transfer is complete and  $D_{\text{OUT}}A$  and  $D_{\text{OUT}}B$  have returned to three-state, another conversion can be initiated after the quiet time,  $t_{\text{QUIET}},$  has elapsed by bringing  $\overline{\text{CONVST}}$  low again.



Figure 7. Normal Mode Operation

#### **SHUT-DOWN MODE**

This mode is intended for use in applications where slow throughput rates are required. This mode is suited to applications where a series of conversions performed at a relatively high throughput rate are followed by a long period of inactivity and thus, shut-down. When the AD7367 is in full power-down, all analog circuitry is powered down. As already stated, the falling edge of  $\overline{\text{CONVST}}$  initiates the conversion. The BUSY output subsequently goes high to indicate that the conversion is in progress. Once the conversion is completed, the BUSY output returns low. If the  $\overline{\text{CONVST}}$  signal is at logic low

when BUSY goes low then the part will enter shut-down at the end of the conversion phase. While the part is in shut-down mode the digital output code from the last conversion on each  $\overline{ADC}$  can still be read from the  $\overline{D_{OUT}}$  pins. To read the  $\overline{D_{OUT}}$  data  $\overline{CS}$  must be brought low as described in the Serial Interface Section. The  $\overline{D_{OUT}}$  pins return to three-state once  $\overline{CS}$  is brought back to logic high.

To exit full power-down and power up the AD7367, A rising edge of CONVST is required. After the required power up time has elapsed, CONVST may be brought low again to initiate

another conversion, as shown in Figure 8. See the Power up

time section for power-up times associated with the AD7367.



Figure 8. Auto-Shutdown Mode

#### **POWER-UP TIMES**

The AD7367 has one power down mode, which has already been described in detail. This section deals with the power-up time required when coming out of this modes. It should be noted that the power-up time, as explained in this section, applies with the recommended capacitors in place on the  $D_{\text{CAP}}A$  and  $D_{\text{CAP}}B$  pins. To power up from shut-down,  $\overline{\text{CONVST}}$  must be brought high and remain high for a minimum of  $100\mu s$ , as shown in Figure 8.

When power supplies are first applied to the AD7367, the ADC may power up with  $\overline{CONVST}$  in either the low or high logic state. Before attempting a valid conversion  $\overline{CONVST}$  must be brought high and remain high for the recommended power up time of 100µs, it can then be brought low to initiate a

conversion. With the AD7367 no dummy conversion is required before valid data can be read from the  $D_{OUT}$  pins. If it is intended to place the part in shut-down mode when the supplies are first applied, then the AD7367 must be powered up as explained about and a conversion initiated, but  $\overline{CONVST}$  should remain in the logic low state and when the BUSY signal goes low thus the part enters shut-down.

Once supplies are applied to the AD7367, enough time must be allowed for any external reference to power up and charge the various reference buffer decoupling capacitors to their final values.

# **SERIAL INTERFACE**

Figure 9 shows the detailed timing diagram for serial interfacing to the AD7367. On the falling edge of  $\overline{\text{CONVST}}$  the AD7367 will simultaneously convert the selected channels. These conversions are performed using the on-chip oscillator. After the falling edge of  $\overline{\text{CONVST}}$  the BUSY signal goes high, indicating the conversion has started. It returns low once the conversion has been completed. The data can now be read from the  $D_{\text{OUT}}$  pins.

CS and SCLK signals are required to transfer data from the AD7367. The AD7367 has two output pins corresponding to each ADC. Data can be read from the AD7367 using both D<sub>OUT</sub>A & D<sub>OUT</sub>B, alternatively a single output pin of your choice can be used. The SCLK input signal provides the clock source for the serial interface. The CS goes low to access data from the AD7367. The falling edge of CS takes the bus out of three-state and clocks out the MSB of the conversion result. The data stream consists of 14 bits of data MSB first. The first bit of the conversion result is valid on the first SCLK falling edge after the CS falling edge. The subsequent 13 bits of data are clocked out on the falling edge of the SCLK signal. A minimum of 14 Clock pulses must be

provided to AD7367 to access each conversion result. Figure 9 shows how a 14 SCLK read is used to access the conversion results.

On the rising edge of  $\overline{CS}$ , the conversion will be terminated and  $D_{OUT}A$  and  $D_{OUT}B$  go back into three-state. If  $\overline{CS}$  is not brought high, but is instead held low for a further 14 SCLK cycles on either  $D_{OUT}A$  or  $D_{OUT}B$ , the data from the other ADC follows on the  $D_{OUT}$  pin. This is illustrated in Figure 10 where the case for  $D_{OUT}A$  is shown. In this case, the  $D_{OUT}$  line in use goes back into three-state on the rising edge of  $\overline{CS}$ 

If the falling edge of SCLK coincides with the falling edge of  $\overline{\text{CS}}$ , then the falling edge of SCLK is not acknowledged by the AD7367, and the next falling edge of the SCLK will be the first registered after the falling edges of the  $\overline{\text{CS}}$ .

The  $\overline{\text{CS}}$  pin can be brought low before the BUSY signal goes low indicating the end of a conversion. This feature can be utilized to ensure that the MSB is valid on the falling edge of BUSY by bring  $\overline{\text{CS}}$  low a minimum of  $t_4$  nanoseconds before the BUSY signal goes low. The dotted  $\overline{\text{CS}}$  line in Table 7 illustrates this.



Figure 9. Serial Interface Timing diagram



Figure 10. Reading Data from Both ADC's on ONE DOUT Line with 28 SCLK's

# **OUTLINE DIMENSIONS**



**COMPLIANT TO JEDEC STANDARDS MO-153-AD** 

Figure 11. Figure 12. 24-Lead TSSOP

## **ORDERING GUIDE**

| Model                           | Temperature Range | Package Description               | Package Option |
|---------------------------------|-------------------|-----------------------------------|----------------|
| AD7367ARUZ <sup>1</sup>         | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367ARUZ-REEL7 <sup>1</sup>   | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367BRUZ¹                     | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367BRUZ-REEL7 <sup>1</sup>   | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367-5ARUZ¹                   | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367-5ARUZ-REEL7 <sup>1</sup> | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367-5BRUZ¹                   | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |
| AD7367-5BRUZ-REEL7 <sup>1</sup> | -40°C to +85°C    | Thin Shrink Small Outline Package | RU-24          |

 $<sup>^{1}</sup>$  Z = Pb-free part.